

# **CCD image sensor**

S9037/S9038 series



## High-speed operation, back-thinned FFT-CCD

The S9037/S9038 series FFT-CCD image sensors were developed for high-speed line scan cameras. Since an on-chip amplifier having a wide bandwidth is used to an image sensor, a pixel rate of 10 MHz can be obtained. The S9037/S9038 series image sensors also deliver a high line scan rate equivalent to interline CCD sensors when used in line binning operation mode, because they have an active area pixel format where the number of vertical pixels is less than the number of horizontal pixels. This makes the S9037/S9038 series suitable for line scan cameras.

The S9037/S9038 series image sensors have a pixel size of 24  $\times$  24  $\mu$ m and are available in pixel formats of 512  $\times$  4 pixels and 1024  $\times$  4 pixels.

The S9038 series has a one-stage thermoelectric cooler assembled in the same package allowing stable operation at cooled temperatures. Both the S9037/S9038 series image sensors use a quartz glass window equivalent to SUPRASIL glass that provides high transmittance even at 193 nm wavelength. These image sensors also have stable quantum efficiency in the UV region making them suitable for excimer laser monitors.

Applications

Excimer laser monitors

High-speed line scan cameras

#### Features

- High-speed operation: 10 MHz
- Pixel size: 24 × 24 μm
- Line/pixel binning operation
- S9038 series: one-stage thermoelectric cooling
- High quantum efficiency: 90% or more at peak
- MPP operation

#### Structure

| Parameter                          | S9037-0902                                                  | S9037-1002        | S9038-0902S       | S9038-1002S       |  |  |
|------------------------------------|-------------------------------------------------------------|-------------------|-------------------|-------------------|--|--|
| Pixel size (H × V)                 | 24 × 24 μm                                                  |                   |                   |                   |  |  |
| Number of total pixels (H × V)     | 520 × 6                                                     | 1044 × 8          | 520 × 6           | 1044 × 8          |  |  |
| Number of effective pixels (H × V) | 512 × 4                                                     | 1024 × 4          | 512 × 4           | 1024 × 4          |  |  |
| Image size (H × V)                 | 12.288 × 0.096 mm                                           | 24.576 × 0.096 mm | 12.288 × 0.096 mm | 24.576 × 0.096 mm |  |  |
| Vertical clock                     |                                                             | 2 ph              | ases              |                   |  |  |
| Horizontal clock                   |                                                             | 2 ph              | ases              |                   |  |  |
| Output circuit                     |                                                             | Two-stage MOSFE   | T source follower |                   |  |  |
| Package                            | 24-pin ceramic DIP                                          |                   |                   |                   |  |  |
| Window material*1                  | Quartz window equivalent to SUPRASIL*2 AR-coated sapphire*3 |                   |                   |                   |  |  |
| Cooling                            | Non-cooled One-stage TE-cooled                              |                   |                   |                   |  |  |
|                                    |                                                             |                   |                   |                   |  |  |

\*1: Window-less type (ex. S9037-0902N) is available as option.

(Temporary window is fixed by tape to protect the CCD and wire bonding.) \*2: Resin sealing

\*3: Hermetic sealing

1

#### Absolute maximum ratings (Ta=25 °C)

| Parameter                               | Symbol       | Min. | Тур. | Max. | Unit |
|-----------------------------------------|--------------|------|------|------|------|
| Operating temperature*4                 | Topr         | -50  | -    | +70  | °C   |
| Storage temperature                     | Tstg         | -50  | -    | +70  | °C   |
| Output transistor drain voltage         | Vod          | -0.5 | -    | +25  | V    |
| Reset drain voltage                     | Vrd          | -0.5 | -    | +18  | V    |
| Horizontal input source voltage         | VISH         | -0.5 | -    | +18  | V    |
| Horizontal input gate voltage           | Vig1h, Vig2h | -10  | -    | +15  | V    |
| Summing gate voltage                    | Vsg          | -10  | -    | +15  | V    |
| Output gate voltage                     | Vog          | -10  | -    | +15  | V    |
| Reset gate voltage                      | Vrg          | -10  | -    | +15  | V    |
| Transfer gate voltage                   | Vtg          | -10  | -    | +15  | V    |
| Vertical shift register clock voltage   | VP1V, VP2V   | -10  | -    | +15  | V    |
| Horizontal shift register clock voltage | Vp1h, Vp2h   | -10  | -    | +15  | V    |

Note: Exceeding the absolute maximum ratings even momentarily may cause a drop in product quality. Always be sure to use the product within the absolute maximum ratings.

\*4: Chip temperature

#### Operating conditions (MPP mode, Ta=25 °C)

| Parameter                       |                | Symbol    | Min.         | Тур. | Max. | Unit |    |  |
|---------------------------------|----------------|-----------|--------------|------|------|------|----|--|
| Output transistor drain voltage |                | Vod       | 12           | 15   | -    | V    |    |  |
| Reset drain voltag              | je             |           | Vrd          | 11.5 | 12   | 12.5 | V  |  |
| Output gate volta               | ge             |           | Vog          | 1    | 3    | 5    | V  |  |
| Substrate voltage               |                |           | Vss          | -    | 0    | -    | V  |  |
| Tast point                      | Horizontal inp | ut source | VISH         | -    | Vrd  | -    | V  |  |
| Test point                      | Horizontal inp | ut gate   | Vig1h, Vig2h | -9   | -8   | 0    | V  |  |
| Vertical shift regis            | ter            | High      | Vp1vh, Vp2vh | 4    | 6    | 8    | V  |  |
| clock voltage                   |                | Low       | VP1VL, VP2VL | -9   | -8   | -7   |    |  |
| Horizontal shift re             | gister         | High      | Vр1нн, Vр2нн | 4    | 6    | 8    | V  |  |
| clock voltage                   | -              | Low       | VP1HL, VP2HL | -9   | -8   | -7   | V  |  |
| Cumming gate ve                 | ltaga          | High      | Vsgh         | 4    | 6    | 8    | V  |  |
| Summing gate vo                 | llage          | Low       | Vsgl         | -9   | -8   | -7   | V  |  |
| Recet gate veltag               | 2              | High      | Vrgh         | 4    | 6    | 8    |    |  |
| Reset gate voltage              |                | Low       | Vrgl         | -9   | -8   | -7   | v  |  |
| Transfer gate voltage           |                | High      | Vtgh         | 4    | 6    | 8    | V  |  |
|                                 |                | Low       | Vtgl         | -9   | -8   | -7   | V  |  |
| External load resis             | stance         |           | RL           | 2.0  | 2.2  | 2.4  | kΩ |  |

#### Electrical characteristics (Typ. Ta=25 °C unless otherwise noted)

| Parameter                              |       | Symbol       | Min.    | Тур.    | Max. | Unit |  |
|----------------------------------------|-------|--------------|---------|---------|------|------|--|
| Signal output frequency                |       | fc           | -       | -       | 10   | MHz  |  |
| Line rate                              | -0902 | LR           | -       | 16      | -    | kHz  |  |
| Line fate                              | -1002 |              | -       | 8       | -    |      |  |
| Vertical shift register capacitance    | -0902 |              | -       | 100     | -    | pF   |  |
|                                        | -1002 | CP1V, CP2V   | -       | 200     | -    | pF   |  |
| Llevinental shift vesistav savasitanas | -0902 |              | -       | 130     | -    | pF   |  |
| Horizontal shift register capacitance  | -1002 | 2 Ср1н, Ср2н | -       | 170     | -    | pF   |  |
| Summing gate capacitance               |       | Csg          | -       | 30      | -    | pF   |  |
| Reset gate capacitance                 |       | Crg          | -       | 30      | -    | pF   |  |
| Transfer gate capacitance              |       | Стд          | -       | 50      | -    | pF   |  |
| Transfer efficiency*5                  |       | CTE          | 0.99995 | 0.99999 | -    | -    |  |
| DC output level                        |       | Vout         | -       | 7       | -    | V    |  |
| Output impedance <sup>*6</sup>         |       | Zo           | -       | 500     | -    | Ω    |  |
| Power dissipation*6 *7                 |       | Р            | -       | 100     | -    | mW   |  |

\*5: Charge transfer efficiency per pixel, measured at half of the full well capacity \*6: The values depend on the load resistance.

\*7: Power dissipation of the on-chip amplifier plus load resistance



#### Electrical and optical characteristics (Typ. Ta=25 °C unless otherwise noted)

| Parameter                                |                      | Symbol   | Min. | Тур.        | Max. | Unit            |  |
|------------------------------------------|----------------------|----------|------|-------------|------|-----------------|--|
| Saturation output volt                   | age                  | Vsat     |      | Fw × Sv     |      | V               |  |
| Full well capacity                       | Vertical             | <b>E</b> | -    | 320         | -    | kor             |  |
|                                          | Horizontal (summing) | - Fw -   | -    | 600         | -    | ke <sup>-</sup> |  |
| CCD node sensitivity                     | node sensitivity     |          | -    | 1.2         | -    | µV/e⁻           |  |
| Dark current*8                           | 25 °C                | DS       | -    | 100         | 1000 | or/nivol/o      |  |
| (MPP mode)                               | 0 °C                 |          | -    | 10          | 100  | e-/pixel/s      |  |
| Readout noise*9                          |                      | Nr       | -    | 100         | -    | e- rms          |  |
| Dynamic range (line binning)             |                      | DR       | -    | 6000        | -    | -               |  |
| Photoresponse nonuniformity*10           |                      | PRNU     | -    | -           | ±10  | %               |  |
| Spectral response range (without window) |                      | λ        | -    | 200 to 1100 | -    | nm              |  |

\*8: Dark current nearly doubles for every 5 to 7 °C increase in temperature.

\*9: -40 °C, operating frequency=80 kHz

\*10: Measured at one-half of the saturation output (full well capacity) using LED light (peak emission wavelength: 560 nm)

Photoresponse nonuniformity (PRNU) =  $\frac{\text{Fixed pattern noise (peak to peak)}}{\text{Signal}} \times 100 [\%]$ 

#### Spectral response (without window)\*11



KMPDB0058EB

\*11: Spectral response with quartz glass or AR-coated sapphire are decreased according to the spectral transmittance characteristic of window material.







**Spectral transmittance characteristic** 

100 200 300 400 500 600 700 800 900 1000 1100 1200

Wavelength (nm)

KMPDB0110EA



Temperature (°C)

KMPDB0256EA



#### Device structure (conceptual drawing of top view)



Note: When viewed from the direction of the incident light, the horizontal shift register is covered with a thick silicon layer (dead layer). However, long-wavelength light passes through the silicon dead layer and may possibly be detected by the horizontal shift register. To prevent this, provide light shield on that area as needed.



Note: When viewed from the direction of the incident light, the horizontal shift register is covered with a thick silicon layer (dead layer). However, long-wavelength light passes through the silicon dead layer and may possibly be detected by the horizontal shift register. To prevent this, provide light shield on that area as needed.



KMPDC0159EE

#### Timing chart (line binning)



| Para                        | Parameter           |            |     | Тур. | Max. | Unit |
|-----------------------------|---------------------|------------|-----|------|------|------|
| P1V, P2V, TG* <sup>12</sup> | Pulse width         | Tpwv       | 700 | -    | -    | ns   |
| P1V, P2V, TG                | Rise and fall times | Tprv, Tpfv | -   | 20   | -    | ns   |
|                             | Pulse width         | Tpwh       | 50  | -    | -    | ns   |
| P1H, P2H*12                 | Rise and fall times | Tprh, Tpfh | -   | 10   | -    | ns   |
|                             | Duty ratio          | -          | -   | 50   | -    | %    |
|                             | Pulse width         | Tpws       | 50  | -    | -    | ns   |
| SG                          | Rise and fall times | Tprs, Tpfs | -   | 10   | -    | ns   |
|                             | Duty ratio          | -          | -   | 50   | -    | %    |
| RG                          | Pulse width         | Tpwr       | -   | 15   | -    | ns   |
| KG                          | Rise and fall times | Tprr, Tpfr | 5   | -    | -    | ns   |
| TG (P2V) - P1H              | Overlap time        | Tovr       | 3   | -    | -    | μs   |

\*12: Symmetrical clock pulses should be overlapped at 50% of maximum pulse amplitude.



## Dimensional outline (unit: mm)



\* Size of window that guarantees the transmittance in the "Spectral transmittance characteristic" graph



\* Size of window that guarantees the transmittance in the "Spectral transmittance characteristic" graph

KMPDA0153ED





\* Size of window that guarantees the transmittance in the "Spectral transmittance characteristic" graph

KMPDA0155EC



KMPDA0154EC





KMPDA0166EC

2.4 ± 0.15 4.8 ± 0.49

(24 ×) □0.5 ± 0.05

13

12

22.4 ± 0.30 22.9 ± 0.30













#### Pin connections

| Pin | S9037 series |                                      | Domorik            |        | S9038 series                         | Domoril            |
|-----|--------------|--------------------------------------|--------------------|--------|--------------------------------------|--------------------|
| no. | Symbol       | Description                          | Remark             | Symbol | Description                          | Remark             |
| 1   | RD           | Reset drain                          | +12 V              | RD     | Reset drain                          | +12 V              |
| 2   | OS           | Output transistor source             | RL=2.2 kΩ          | OS     | Output transistor source             | RL=2.2 kΩ          |
| 3   | OD           | Output transistor drain              | +15 V              | OD     | Output transistor drain              | +15 V              |
| 4   | OG           | Output gate                          | +3 V               | OG     | Output gate                          | +3 V               |
| 5   | SG           | Summing gate                         | Same timing as P2H | SG     | Summing gate                         | Same timing as P2H |
| 6   | -            |                                      |                    | -      |                                      |                    |
| 7   | -            |                                      |                    | -      |                                      |                    |
| 8   | P2H          | CCD horizontal register clock-2      |                    | P2H    | CCD horizontal register clock-2      |                    |
| 9   | P1H          | CCD horizontal register clock-1      |                    | P1H    | CCD horizontal register clock-1      |                    |
| 10  | IG2H         | Test point (horizontal input gate-2) | -8 V               | IG2H   | Test point (horizontal input gate-2) | -8 V               |
| 11  | IG1H         | Test point (horizontal input gate-1) | -8 V               | IG1H   | Test point (horizontal input gate-1) | -8 V               |
| 12  | ISH          | Test point (horizontal input source) | Connected to RD    | ISH    | Test point (horizontal input source) | Connected to RD    |
| 13  | TG*13        | Transfer gate                        | Same timing as P2V | TG*13  | Transfer gate                        | Same timing as P2V |
| 14  | P2V          | CCD vertical register clock-2        |                    | P2V    | CCD vertical register clock-2        |                    |
| 15  | P1V          | CCD vertical register clock-1        |                    | P1V    | CCD vertical register clock-1        |                    |
| 16  | NC           |                                      |                    | Th1    | Thermistor                           |                    |
| 17  | NC           |                                      |                    | Th2    | Thermistor                           |                    |
| 18  | NC           |                                      |                    | P-     | TE-cooler-                           |                    |
| 19  | NC           |                                      |                    | P+     | TE-cooler+                           |                    |
| 20  | SS           | Substrate (GND)                      | GND                | SS     | Substrate (GND)                      | GND                |
| 21  | NC           |                                      |                    | NC     |                                      |                    |
| 22  | NC           |                                      |                    | NC     |                                      |                    |
| 23  | NC           |                                      |                    | NC     |                                      |                    |
| 24  | RG           | Reset gate                           |                    | RG     | Reset gate                           |                    |

\*13: Isolation gate between vertical register and horizontal register. In standard operation, input the same pulse to TG as input to P2V.

#### Specifications of built-in TE-cooler (Typ.)

| Parameter                                     | Symbol | Condition         | S9038-0902S | S9038-1002S | Unit |
|-----------------------------------------------|--------|-------------------|-------------|-------------|------|
| Internal resistance                           | Rint   | Ta=25 °C          | 2.5         | 1.2         | Ω    |
| Maximum current*14                            | Imax   | Tc*15=Th*16=25 °C | 1.5         | 3.0         | A    |
| Maximum voltage                               | Vmax   | Tc*15=Th*16=25 °C | 3.8         | 3.6         | V    |
| Maximum heat absorption*17                    | Qmax   |                   | 3.4         | 5.1         | W    |
| Maximum temperature<br>of heat radiating side | -      |                   | 70          | 70          | °C   |

\*14: If the current greater than this value flows into the thermoelectric cooler, the heat absorption begins to decrease due to the Joule heat. It should be noted that this value is not the damage threshold value. To protect the thermoelectric cooler and maintain stable operation, the supply current should be less than 60% of this maximum current.

\*15: Temperature of the cooling side of thermoelectric cooler

\*16: Temperature of the heat radiating side of thermoelectric cooler

\*17: This is a theoretical heat absorption level that offsets the temperature difference in the thermoelectric cooler when the maximum current is supplied to the unit.



## **CCD** image sensor



#### Specifications of built-in temperature sensor

A chip thermistor is built in the same package with a CCD chip, and the CCD chip temperature can be monitored with it. A relation between the thermistor resistance and absolute temperature is expressed by the following equation.



The characteristics of the thermistor used are as follows. R\_{298}=10 k \Omega \$\$B\_{298/323}=3450 K \$\$



KMPDB0111EB

#### Precautions (electrostatic countermeasures)

- Handle these sensors with bare hands or wearing cotton gloves. In addition, wear anti-static clothing and use a wrist band with an earth ring, in order to prevent electrostatic damage due to electrical charges from friction.
- Avoid directly placing these sensors on a work-desk or work-bench that may carry an electrostatic charge.
- · Provide ground lines or ground connection with the work-floor, work-desk and work-bench to allow static electricity to discharge.
- · Ground the tools used to handle these sensors, such as tweezers and soldering irons.

It is not always necessary to provide all the electrostatic measures stated above. Implement these measures according to the amount of damage that occurs.

#### Element cooling/heating temperature incline rate

Element cooling/heating temperature incline rate should be set at less than 5 K/min.



#### Related information

www.hamamatsu.com/sp/ssd/doc\_en.html

- Precautions
  - Notice
  - · Image sensors/Precautions
- Technical information
  - · FFT-CCD area image sensor/Technical information

Information described in this material is current as of September, 2016.

Product specifications are subject to change without prior notice due to improvements or other reasons. This document has been carefully prepared and the information contained is believed to be accurate. In rare cases, however, there may be inaccuracies such as text errors. Before using these products, always contact us for the delivery specification sheet to check the latest specifications.

The product warranty is valid for one year after delivery and is limited to product repair or replacement for defects discovered and reported to us within that one year period. However, even if within the warranty period we accept absolutely no liability for any loss caused by natural disasters or improper product use. Copying or reprinting the contents described in this material in whole or in part is prohibited without our prior permission.

#### MAMATSU

## www.hamamatsu.com

HAMAMATSU PHOTONICS K.K., Solid State Division

HAMAMAISU PHOTONICS K.K., Solid State Division 1126-1 Ichino-cho, Higashi-ku, Hamamatsu City, 435-8558 Japan, Telephone: (81) 53-434-3311, Fax: (81) 53-434-5184 U.S.A.: Hamamatsu Corporation: 360 Foothill Road, Bridgewater, N.J. 08807, U.S.A., Telephone: (1) 908-231-0960, Fax: (1) 908-231-1218 Germany: Hamamatsu Photonics Deutschland GmbH: Arzbergerstr. 10, D-82211 Herrsching am Ammersee, Germany, Telephone: (49) 8152-375-0, Fax: (49) 8152-265-8 France: Hamamatsu Photonics France S.A.R.L.: 19, Rue du Saule Trapu, Parc du Moulin de Massy, 91882 Massy Cedex, France, Telephone: (3-7) 109, Fax: 33-(1) 69 53 71 10 United Kingdom: Hamamatsu Photonics IV Limited: 2 Howard Court, 10 Tewin Road, Welwyn Garden City, Hertfordshire AL7 1BW, United Kingdom, Telephone: (44) 1707-294888, Fax: (44) 1707-325777 North Europe: Hamamatsu Photonics Norden AB: Torshannsgatan 35 16440 Kista, Sweden, Telephone: (36) 8-509-031-00, Fax: (39) 02-93581741 Italy: Hamamatsu Photonics (China) Co., Ltd.: B1201, Jiaming Center, No.27 Dongsanhuan Beilu, Chaoyang District, Beijing 100020, China, Telephone: (86) 10-6586-6006, Fax: (86) 10-6586-2866